|1 Megabit CMOS Boot Block Flash Memory FEATURES
s Fast Read Access Time: ns s On-Chip Address and Data Latches s Blocked Architecture
One 8 KB Boot Block w/ Lock Out Top or Bottom Locations Two 4 KB Parameter Blocks One 112 KB Main Block Low Power CMOS Operation � 5% Programming and Erase Voltage Automated Program & Erase Algorithms High Speed Programming Commercial, Industrial and Automotive Temperature Ranges
0.05 �A ICC Typical 0.8 �A IPP Typical Hardware Data Protection Electronic Signature 100,000 Program/Erase Cycles and 10 Year Data Retention JEDEC Standard Pinouts: 32 pin DIP 32 pin PLCC 32 pin TSOP Reset/Deep Power Down ModeDESCRIPTION
The is a high speed X 8 bit electrically erasable and reprogrammable Flash memory ideally suited for applications requiring in-system or after sale code updates. The CAT28F001 has a blocked architecture with one 8 KB Boot Block, two 4 KB Parameter Blocks and one 112 KB Main Block. The Boot Block section can be at the top or bottom of the memory map and includes a reprogramming write lock out feature to guarantee data integrity. It is designed to contain secure code which will bring up the system minimally and download code to other locations of CAT28F001. The CAT28F001 is designed with a signature mode which allows the user to identify the IC manufacturer and device type. The CAT28F001 is also designed with onChip Address Latches, Data Latches, Programming and Erase Algorithms. The CAT28F001 is manufactured using Catalyst's advanced CMOS floating gate technology. It is designed to endure 100,000 program/erase cycles and has a data retention of 10 years. The device is available in JEDEC approved 32-pin plastic DIP, PLCC or TSOP packages.
I/O0�I/O7 ADDRESS COUNTER I/O BUFFERS WRITE STATE MACHINE RP WE COMMAND REGISTER PROGRAM VOLTAGE SWITCH CE, OE LOGIC DATA LATCHERASE VOLTAGE SWITCH STATUS REGISTER SENSE AMP
Y-GATING Y-DECODER 8K-BYTE BOOT BLOCK 4K-BYTE PARAMETER BLOCK 4K-BYTE PARAMETER BLOCK 112K-BYTE MAIN BLOCK1998 by Catalyst Semiconductor, Inc. Characteristics subject to change without notice
Pin Name OE WE VCC VSS VPP RP Input Type Input I/O Input Function Address Inputs for memory addressing Data Input/Output Chip Enable Output Enable Write Enable Voltage Supply Ground Program/Erase Voltage Supply Power Down
Temperature Under Bias................... to +95�C Storage Temperature....................... to +150�C Voltage on Any Pin with Respect �2.0V to +VCC + 2.0V (Except A9, RP, OE, VCC and VPP) Voltage on Pin A9, RP AND OE with Respect to +13.5V VPP with Respect to Ground during to +14.0V VCC with Respect to +7.0V Package Power Dissipation Capability (TA 1.0 W Lead Soldering Temperature (10 secs)............ 300�C Output Short Circuit 100 mA
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.Parameter Endurance Data Retention ESD Susceptibility Latch-Up
Test Method MIL-STD-883, Test Method 1033 MIL-STD-883, Test Method 1008 MIL-STD-883, Test Method 3015 JEDEC Standard 17Test Input Pin Capacitance Output Pin Capacitance VPP Supply Capacitance
Note: (1) The minimum DC input voltage is �0.5V. During transitions, inputs may undershoot to �2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is VCC +0.5V, which may overshoot to VCC + 2.0V for periods of less than 20ns. (2) Output shorted for no more than one second. No more than one output shorted at a time. (3) This parameter is tested initially and after a design or process change that affects the parameter. (4) Latch-up protection is provided for stresses mA on address and data pins from �1V to VCC +1V.